XYZ³nÅé«æ¥ý¾W
Xilinx ISE Design Suite v10.1-CRSiSO ^¤å¥¿¦¡ª©(¹q¤l³]p®M¥ó)(dvd9 °â250¤¸)
-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=
³nÅé¦WºÙ:Xilinx ISE Design Suite v10.1-CRSiSO ^¤å¥¿¦¡ª©(¹q¤l³]p®M¥ó)(dvd9 °â250¤¸)
»y¨tª©¥»:^¤åª©
¥úºÐ¤ù¼Æ:³æ¤ù¸Ë
¯}¸Ñ»¡©ú:
¨t²Î¤ä´©:WIN 9x/WIN ME/WIN NT/WIN 2000/WIN XP/WIN 2003
³nÅéÃþ«¬:¹q¤l³]p®M¥ó
µwÅé»Ý¨D:PC
§ó·s¤é´Á:2008/4/26
©x¤èºô¯¸:http://www.xilinx.com/products/design_resources/design_tool/index.htm
¤¤¤åºô¯¸:http://www.xilinx.com/products/design_resources/design_tool/index.htm
³nÅ鲤¶:
¾P°â»ù®æ:180
-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=
³nÅ鲤¶:
Xilinx ISE Design Suite v10.1-CRSiSO ^¤å¥¿¦¡ª©(¹q¤l³]p®M¥ó)
»y¨¥¡G^»y
ºô§}¡Ghttp://www.xilinx.com/products/design_resources/design_tool/index.htm
Ãþ§O¡G¹q¤l³]p®M¥ó
ISE ³]p®M¥ó 10.1 ²¤¶
ISE ³]p®M¥ó 10.1 ´£¨Ñ¤F¤@ӥΩóÅÞ¿è¡B´O¤J¦¡©M/©Î DSP ³]pªº¶°¦¨Àô¹Ò¡C
ISE? ³]p®M¥ó 10.1 ¬O Xilinx ±À¥Xªº·~¤º»â¥ý³]p¤u¨ãªº³Ì·sª©¥»¡A´£¨Ñ¤F§¹¬üªº³]p©Ê¯à©M
¥Í²£²v²Õ¦X¡CµL½×±zªº³]p¬O»ÝnÆF¬¡ªº´O¤J¦¡³B²z¸Ñ¨M¤è®×¡BDSP ¶}µo±M¥Î¬yµ{¡AÁÙ¬O³Ì¨Îªº°ª
©Ê¯àÅÞ¿è¡AISE ³]p®M¥ó10.1§¡¯àÀ°±z¨³³t¹ê²{³]p¥Ø¼Ð¡C
ISE ³]p®M¥ó¾ã¦X¤F Xilinx ªº´O¤J¦¡¡BDSP ©MÅÞ¿è³]pªº³]p¤u¨ã¡C¥¦¥]§t¡G
ISE? Foundation? ³nÅé
ISE? WebPACK? ³nÅé¡]§K¶O¤U¸ü¡^
±a¦³ ISE ¼ÒÀÀ¾¹ªº ISE Foundation ³nÅé
Platform Studio ©M´O¤J¦¡¶}µo®M¥ó¡]EDK¡^
PlanAhead? ³]p©M¤ÀªR¤u¨ã»P PlanAhead Lite
ChipScope? Pro ¤u¨ã
ChipScope Pro ¦ê¦C I/O ¤u¨ã®M¥ó
System Generator for DSP
AccelDSP? ºî¦X¤u¨ã
QUOTE:
¥Ø«e¡AFPGA³]p¤w¸g»P©T©w¬[ºc´¹¤ùªº³]pÅܱo¦P¼Ë½ÆÂø¡Aªù¼Æ¶qªº¼W¥[©M¥Í²£¤uÃÀªº¶i¨B¨Ï±oFPGA
¨«¨ì§Þ³Nªº«eªu¡CFPGA¤w¸g¤£¦A¶È¶È°µ¬°³]p쫬¥»O¡A¤µ¤Ñªº¼Æ¦Ê¸UªùªºFPGA¾¹¥ó±Ä¥Î¥ý¶iªº45nm
¤uÃÀ¥Í²£¡A»ù¦ì¤]¨ã¦³¬Û·íªºÄvª§¤O¡A§¹¥þ¯à°÷¤ä´©°ª©Ê¯à¤j§å¶q²£«~ªº³]p¡C¦Ò¼{¨ì¶Ç²Îªº°ª«×ÆF
¬¡©Ê©M¥i½sµ{ÀuÂI¡A¥H¤Î³]p¤è«K©Ê¡AFPGA¦b³\¦h±¡ªp¤W¤w¸g¦¨¬°³Ì¨Îªº¿ï¾Ü¡A¥i¼sªx¥Î©ó¹q¸£¡B³q
«H¡B®ø¶O©M¨T¨®¥«³õ¤¤²³¦hn¨DV¨è¥B¦¨¥»±Ó·PªºÀ³¥Î¡C¦]¦¹FPGA³]p¤u¨ãÀô¹Ò¥²¶·¸ò¤W¬ÛÀ³¾¹¥óªº
µo®i¡C
ISE Design Suite 10.1 ¡X Ultimate Productivity
The ISE Design Suite delivers the optimal solution for your Logic, Embedded, and DSP design.
Logic design - Delivering optimal timing closure for higher performance, lower power designs
Embedded systems ¡V Design wizards accelerate processing development and time-to-market
DSP design - Flows and IP tailored for algorithm, system, and hardware developers
ÀHµÛFPGA³]p½ÆÂø©Ê¤£Â_¼W¥[¡A¨Ã¥B¥ý¶iªº¥Í²£¤uÃÀ¤£Â_¤Þ¤J·sªº³]p¹ê²{¬D¾Ô¡A³]p¤Hû§Æ±æ³]p¤u¨ã
¸Ñ¨M¤è®×¯à°÷¦P®É´£°ª§ó¦nªº¤u¨ã©Ê¯à¡B§ó°ªªº®Ä²v©M§óÂ×´Iªº¥\¯à¡C¨ä¤¤³ÌÃö¤ßªº°ÝÃD¬O³]p¤u¨ã§]¦R
¯à¤O¡]§Y§ó§Öªº¹B¦æ®É¶¡¡^¡B©ö¥Î©Ê©M¥Í²£¤O¡C¥u¦³³o¼Ë¤~¯à§ó§Ö¹ê²{®É§Ç¦¬ÀÄ©M³]p¤Ï´_¡C³]p¤HûÁÙ
»Ýn°ª¯Å¥\¯à¨Ó¸Ñ¨M®É§Ç©M§C¥\²vµ¥°ÝÃD¡C
¦P®É¡A³]p»â°ì¤]¦b¤£¦P¿Ä¦X¡A¦]¦¹³]p¹Î¶¤»Ýnº¡¨¬©Ò¦³³]p¹ê²{¿ï¾Üªººî¦X¸Ñ¨M¤è®×¡C³q¹L¤@Ó¶°¦¨
Àô¹Ò§¹¦¨ÅÞ¿è¡B´O¤J¦¡©MDSPÀ³¥Î³]p¥i¥H´£°ª¥Í²£¤O¡A¨Ã³q¹L¤ù¤W¨t²Î¡]SoC¡^FPGA«P¶i¯u¥¿ªº¨t²Î¯Å³]p¡C
ÁÉÆF«ä³Ð·s©Ê¦a¬°¨ä¹ðÀò®íºaªº³Q¼sªx±Ä¥ÎªºISER ¤u¨ã®M¥ó±À¥X¤F·sª©¥»¡A±q¦Ó¦A¦¸¬°³]p¸Ñ¨M¤è®×½T¥ß
¤F·s¼Ð·Ç¡A¨Ã¬°¨ä³Ì·sªº°ª©Ê¯àVirtexR-5©M§C¦¨¥»SpartanR-3 FPGA´£¨Ñ¤F§ó±j¤jªº¤ä´©¡C³q¹L·s±À¥XªºISE
Design Suite 10.1¡AÁÉÆF«ä¥¿±¸Ñ¨M¤F±Ä¥Î°ª¯ÅFPGA¶i¦æ³]pªº³]p®v©Ò±¹ïªº³ÌÄY®m¬D¾Ô¡A¨Ã¥B²Ä¤@¦¸´£
¨Ñ¤F¤@ӲΤ@¤FÅÞ¿è¡B´O¤J¦¡©MDSPÀ³¥Î³]p¤Hû»Ýnªº¸Ñ¨M¤è®×¡C
¦b¹L¥h´X¦~®É¶¡ùØ¡AISE¤@ª½³Q¿W¥ß¥Î¤á½Õ¬dµû¬°·~¬É³Ì¨Î¸Ñ¨M¤è®×¡C°ò©ó¨ä©l²×¦p¤@ªº»â¾É¦a¦ì¡AÁÉÆF«ä²{
¦b·s´£¨Ñ¤F¤@ÓÂл\±q«eºÝ¨ì«áºÝ¾ãÓ³]p¬yµ{ªº¥þ¥\¯à¼W±j³]pÀô¹Ò¡A¯à°÷¬°½ÆÂøFPGA³]p´£¨Ñ°ª©Ê¯à¡B°ª
¥Í²£¤O©MÃöÁä¯S©Ê¡CISE Design Suite 10.1¬°³]p¬yµ{ªº¨C¤@¨B³£´£¨Ñ¤Fª½Æ[ªº¥Í²£¤O¼W±j¤u¨ã¡AÂл\±q¨t
²Î¯Å³]p±´¯Á¡B³nÅéµo®i©M°ò©óHDLµwÅé³]p¡Aª½¨ìÅçÃÒ¡B½Õ¸Õ©MPCB³]p¶°¦¨ªº¥þ³¡³]p¬yµ{¡C
³t«×¬°¤ý
¤uµ{®v¹ï§ó°ª©Ê¯àªº°l¨D¬O¥Ã»·³£¤£·|º¡¨¬ªº¡A¯S§O¬O²{¦bªº³]p³W¼Ò¶V¨Ó¶V¤j¡A¨Ã¥B¶V¨Ó¶V½ÆÂø¡CISE Design
Suite 10.1ª©·¥¤j¥[§Ö¤F³]p¹ê²{³t«×¡A¹B¦æ³t«×¥§¡§Ö¨â¿¡C¦]¦¹³]p¤Hû¥i¥H¦b¤@¤Ñ®É¶¡ùا¹¦¨¦h¦¸³]p¤Ï
´_¡C³o¤@¼W±j³]pÀô¹Ò²{¦bÁÙ´£¨Ñ¤FSmartXplorer§Þ³N¡CSmartXplorer§Þ³N±Mªù¬°¸Ñ¨M³]p¤Hû©Ò±Á{ªº®É§Ç¦¬
ÀÄ©M¥Í²£¤O³o¨â¤jÁ}¥¨¬D¾Ô¦Ó¶}µo¡CSmartXplorer§Þ³N¤ä´©¦b¦h¥xLinux¥D¾÷¤W¶i¦æ¤À´²¦¡³B²z¡A¥i¦b¤@¤Ñ®É¶¡
ùا¹¦¨§ó¦h¦¸¹ê¬I¹Lµ{¡C³q¹L§Q¥Î¤À´²¦¡³B²z©M¦hºØ¹ê¬Iµ¦²¤¡A©Ê¯à¥i¥H´£¤É¦h¹F38%¡CSmartXplorer§Þ³N¦P®É
ÁÙ´£¨Ñ¤F¤@¨Ç¤u¨ã¡A¤¹³\¥Î¤á§Q¥Î¿W¥ßªº®É§Ç³ø§iºÊ±±¨CÓ¹B¦æ¹ê¨Ò¡C
PlanAhead Lite©M°ò©óµ¦²¤ªº¹ê¬I¤èªk´£¨Ñ²×·¥¥Í²£¤O¤ä´©
³]p¤u¨ã¶È¶È¬O¹B¦æ³t«×¸§Ö¨Ã¤£°÷¡A³]p¤HûÁÙ»Ýn§ó°ª®Äªº¤èªk©M¯S©Ê¨Ó¤j´T´£°ª¥Í²£¤O¡C
ISE Design Suite 10.1¥i»PÁÉÆF«ä¤½¥q¹ðÀò®íºaªºPlanAhead? ³]p¤ÀªR¤u¨ã©Ò´£¨Ñªº±j¤j¥\¯à°t¦X¨Ï¥Î¡C
PlanAhead? ³]p¤ÀªR¤u¨ã´£¨Ñªº§G§½³W¹º©M¤ÀªR¥\¯à¥i·¥¤jÁYµu³]p®É¶¡¡CPlanAhead¯à°÷´£°ªºî¦X©M§G§½§G½u¤§
¶¡ªº¬yµ{®Ä²v¡C§Q¥Îµøı¤ÆÃöÁä¸ô®|©M§G§½³W¼Òµø¹Ï¡A³]p¤Hû¥i¥H´£°ª©Ê¯à¡C³o¼Ë¥i¥H¤j¤j´î¤Ö³]p¤Ï´_ªº¦¸¼Æ¡A
¨ÃÁYµu³]p¤Ï´_ªº®É¶¡¡C³o¤@¤èªk¤¹³\³]p¤Hû±N¸û¤j³W¼Òªº³]p¤À³Î¬°§ó¤p§ó©ö©ó³B²zªº¼Ò²Õ¡A¨Ã¶°¤¤ºë¤OÀu¤Æ
¨C¤@¼Ò²Õ¡A±q¦Ó´£°ª¾ãÓ³]pªº©Ê¯à©M«~½è¡C
ISER Foundation?¤¤ªºPlanAhead Lite¤u¨ã¬°¥Î¤á´£¨Ñ¤F¥þ¥\¯àPlanAhead³]p©M¤ÀªR¤u¨ã©Ò¾Ö¦³ªº±j¤j§G§½³W¹º©M
¤ÀªR¥\¯àªº¤@Ó¤l¶°¡C§K¶O´£¨ÑªºPlanAhead Lite±Ä¥Î¤F²©R©ÊªºPinAhead§Þ³N¡C³o¤@ª½Æ[ªº¸Ñ¨M¤è®×¦®¦b²¤ÆºÞ
²z¥Ø¼ÐFPGA©MPCB¤§¶¡¤¶±ªº½ÆÂø©Ê¡CPinAhead§Þ³N¤ä´©¦b³]p¸û¦¶¥¬q´¼¼z¹ê²{¤Þ¸}©w¸q¡A±q¦ÓÁקK¤F³q±`¦b³]p
«á´Áµo¥Íªº»P¤Þ¸}§G§½¬ÛÃöªº×§ï¡C³oºØקï¹L¥h³q±`¥²¶·³q¹L¤¬°Ê¦¡¤Þ¸}§G§½¤~¯à§¹¦¨³]p³W¼ÒÀˬd¡C¦bPinAhead
¤u¨ã¤¤¡A¤Þ¸}¤À°t§¹¦¨«á¡AÁÙ¥i¥H¨Ï¥Î³r¸¹¤À³ÎÈ¡]CSV¡^Àɩγq¹LVHDL©ÎVerilogÀYÀÉ¿é¥XI/O°ð¸ê°T¡C
ISE Design Suite10.1ªº±À¥XÁÙ¶i¤@¨B²¤Æ¤F½T©w³ÌÀu¹ê²{³]¸mªº¹Lµ{¡C²{¦b³]p¤HûÁÙ¥i³W©w©M³]¸m¦Û¤v¿W¯Sªº³]
p¥Ø¼Ð¡A¥i¥H¬O©Ê¯à³Ì¤j¡BÀu¤Æ¾¹¥ó§Q¥Î¡B°§C°ÊºA¥\¯Ó¡B©ÎªÌ¬O¹ê¬I®É¶¡³Ìµu¡C¨Ò¦p¡A³q¹L«ü©w¡§area reduction¡¨
¡]´î¤p±¿n¡^°µ¬°¥Dn¥Ø¼Ð¡A³]p¤Hû¥§¡¥i¥HÀò±o10%ªºÅÞ¿è§Q¥Î²v¡C
°w¹ï²`¨È·L¦Ì®É¥Nªº¥\²v¤ÀªR©MÀu¤Æ
·~¬É¬ã¨sªí©ú¡Aº¡¨¬¥\²v¹wºâ¬OFPGA³]p¤Hû±Á{ªº¤@¶µ¶V¨Ó¶V¤jªº¬D¾Ô¡A¯S§O¬O¤uÃÀ´X¦ó¤Ø¤oªº¤£Â_ÁY¤p¶i¤@¨B¥[
¼@¤F³o¤@°ÝÃD¡CISE Design Suite 10.1¬°¥Î¤á´£¨Ñ¤F¦b³]p¹Lµ{¤¤¾¨¦¤ÀªR¥\²vn¨Dªº¥\¯à¡A¦P®ÉÁÙ¥i¥H¦b³]p¹L
µ{¤¤Àu¤Æ°ÊºA¥\²v¡C
²Ä¤G¥NXPower¥\²v¤ÀªR¤u¨ã´£¨Ñ¤F§ïµ½ªº¥Î¤á¤¶±¡A«ö·Ó¼Ò²Õ¡Bµ²ºc¼h¦¸¡B¹q·½y©M¨Ï¥Îªº¸ê·½¤ÀªR¥\²v§ó¬°®e©ö¡A
¦]¦¹¶i¤@¨B¼W±j¤F¥\²v¦ôºâ¥\¯à¡C¸ê°T¥i¥H¤å¥»©MHTML³ø§i®æ¦¡µ¹¥X¡C»P¨ä¥LÅÞ¿è¨ÑÀ³°Ó´£¨ÑªºÀRºA¦ôºâºô¶¬Û¤ñ¡A
³o¬O¤@¶µ¥¨¤j¶i¨B¡A¦P®É¦b´£¨Ñ·Ç½Tªº¥\¯Ó¸ê°T¤è±¬O¤@Ó¸ÅD¡C
ISE Design Suite 10.1´£¨Ñ¤F«K±¶¥þ±ªº¥\²vÀu¤Æ¥\¯à¡C§Q¥Î¶°¦¨ªº¡§¥\²vÀu¤Æ³]p¥Ø¼Ð¡¨¥\¯à¡A¥Î¤á¥i¥H²³æ¦a¤@¨B
§¹¦¨¥\²vÀu¤Æ¬yµ{¡C³q¹L¬M®g©M§G§½§G½uºtºâªkªº§ï¶i¡A¹ï©ó±Ä¥Î65nm VirtexR-5¾¹¥ó©MSpartan?-3 Generation FPGA
ªº³]p°ÊºA¥\²v¥§¡¥i°§C10%©M12%¡C
²¤Æ¨t²Î³]p
¥Ñ©ó·í¤µªº½ÆÂøSoC¥]§t§¹¦¨¤£¦P¥\¯àªº¦hÓ¤l¨t²Î¡A¦]¦¹³]pÀô¹Ò¥²¶·¯à°÷©M¿Ó¦a¤ä´©¦hºØ³]p¹ê²{§Þ³N¡CISE Design
Suite 10.1¦b³]pºc«Ø¤è±´£¨Ñ¤F§ó¤jªºÆF¬¡©Ê¡A¤ä«ù¦b³]p¤¤§ó¼sªx¦a±Ä¥Î´O¤J¦¡©MDSP¤l¨t²Î¡C³o¤@²Î¤@¤FÅÞ¿è¡B´O
¤J¦¡©MDSP³]p¥\¯àªº·sª©¥»¬°¹ê²{¤£¦P¾¹¥óªº²Õ¦X´£¨Ñ¤F¤è«K¡C¨ä²Î¤@¤¬¾Þ§@©Ê¯à¤O¤¹³\¥Î¤á¦b ISE Project Navigator
¤º¤è«K¦a²K¥[System Generator¼Ò²Õ¡CEDK ©M System Generator for DSP§Þ³N¤§¶¡¤£¦P¤u¨ãªº¶°¦¨±o¨ì¶i¤@¨B¼W±j¡A±q
¦Ó¯à°÷¬°¦P®É¯A¤Î´O¤J¦¡©M«H¸¹³B²zªº§ó½ÆÂøFPGA SoC³]p´£¨Ñ¤ä´©¡C
ISE Design Suite 10.1°t¸m
ÁÉÆF«äISE Design Suite 10.1ª©³nÅé´£¨Ñ¤F¤@Ó¥i©w¨îªºÀô¹Ò¡A¥i¥H³q¹L©w¨î¨Ó¾A¦X³]p¤Hûªº¯S®í»Ýn¡G
ISE Foundation¬O·~¬É³Ì¥þ±ªº¥i½sµ{ÅÞ¿è³]pÀô¹Ò¡CISE Foundation¤ä´©©Ò¦³ÁÉÆF«ä»â¥ýCPLD©MFPGA²£«~¨t¦C¡A¨Ã¥B´£
¨Ñ¤F§¹¦¨¥ô¦óÅÞ¿è³]p©Ò»Ýnªº¤@¤Á¡A§Y¥i¥H¿W¥ß¹B¦æ¡A¤]¥i¥H»P²Ä¤T¤èEDA³]p¤u¨ãºò±K¶°¦¨¡CISE Foundation§K¶O´£
¨Ñ¤FISE Simulator Liteª©¥»¡A¨Ã¥B´£¨Ñ¤F¤É¯Å¨ìISE Simulator¥þ¥\¯àª©¥»ªº¿ï¾Ü¡CISE Foundation¤ä´©Microsoft Windows
©M LinuxÀô¹Ò¡C
ISE WebPACK ¥i±qÁÉÆF«äºô¯¸§K¶O¤U¸ü¡CISE WebPACK? ¬°§¹¦¨±Ä¥ÎÁÉÆF«äCPLD©M§C±K«×FPGAªº¥i½sµ{ÅÞ¿è³]p´£¨Ñ¤F©Ò»Ý
nªº¤@¤Á¡A¨Ã¥B¥]§t·~¬É»â¥ýªºISE Foundation¤u¨ã¤¤ªº¦P¼Ë¤u¨ã¡CISE WebPACK ¤ä´©Microsoft Windows ©M LinuxÀô¹Ò¡C
System Generator for DSP ¡VSystem Generator for DSP®M¥ó¬°±Ä¥ÎÁÉÆF«äFPGAªº°ª©Ê¯àDSP¨t²Î´£¨Ñ¤F§¹¾ãªº³]pÀô¹Ò¡C³q
¹LSimulink ©M MATLAB¨t²Î«Ø¼Ò©M¦Û°Ê¥N½X¥Í¦¨ªºµLÁ_¶°¦¨¡A°ª¯Å©â¶H¥i¦Û°Ê½sĶ¨ì°ª«×¨Ã¦æªº¨t²Î¤¤¡A¨Ã¥B¤£·|±a¨Ó¥ô¦ó
©Ê¯à·l¥¢¡CSystem Generator¬OXilinx XtremeDSP¸Ñ¨M¤è®×ªº«n³¡¤À¡CXtremeDSP ¸Ñ¨M¤è®×´£¨Ñ¤F¥ý¶iªº´¹¤ù§Þ³N¡B³]p
¤u¨ã¡BIP¤º®Ö¡B¶}µo®M¥ó¥H¤Î±M¥Î³]p©M±Ð¨|°ö°VªA°È¡C
AccelDSP Synthesis Tool -AccelDSP? ºî¦X¤u¨ã¥iª½±µ±q¯BÂIMATLABR M-Àɦ۰ʥͦ¨¥iºî¦XªºRTL¼Ò«¬¡C§Q¥ÎAccelDSPºî¦X
¤u¨ã¡A¥HMATLAB»y¨¥½s¼gªººtºâªk¥iÅX°Ê¾ãÓ³]p©MÅçÃÒ¬yµ{¡C±q¯BÂI©w¸q¨ìªù¯Å¹ê²{ªº©Ò¦³¥Dn¨BÆJ³£¥i±qMATLAB·½»y¥y
¥Í¦¨¡A¨Ã¥B¥i³q¹Lª½Æ[ªº¥Î¤á¤¶±±±¨î¡C
Xilinx Platform Studio (XPS) ¡V¹ï©ó¾A°t¨ìXilinx FPGAªº±Ä¥ÎPowerPC„· µw³B²z¾¹®Ö©M Xilinx MicroBlaze„· ³n³B²z¾¹
®Öªº´O¤J¦¡¤l¨t²Î¡AXilinx Platform Studio®M¥ó¥i¥H§¹¦¨³]pªºÂ²¤Æ¡B©â¶H©M¥[³t¡CXPS ®M¥ó»PpºâIP®w¡B³n½L¾÷°Ê¡B¤å
ÀÉ¡B°Ñ¦Ò³]p©MMicroBlaze³n³B²z¾¹IP¤º®Ö¦@¦Pºc¦¨ÁÉÆF«ä´O¤J¦¡¶}µo®M¥ó¡]EDK¡^ªº¤@³¡¤À¡C
PlanAhead³]p©M¤ÀªR¤u¨ã - ³q¹L±Ä¥Î¹L¥hASIC³]p¤Hû±`¥Îªº¤À¼h§G§½³W¹º§Þ³N¨Ó´£°ªºî¦X©M§G§½§G½uµ¥³]p¨BÆJªº®Ä²v¡A
PlanAhead¤u¨ã¤ä«ùFPGA³]p¤Hû¨ú±o§óÀu²§ªºµ²ªG¡C³o¤@¤èªk¥i¤j¤j´î¤Ö³]p¤Ï´_¦¸¼Æ©MÁYµu¤Ï´_®É¶¡¡A¨Ã¥B¥§¡¥i±N³]p
©Ê¯à¦A´£°ª15%¡CPlanAhead¥Î¤á¥i§Ö³t³q¹L¡§what if¡¨°²³]¤ÀªR¨Ó¾¨¦½T©w¨Ã±Æ°£¼ç¦b°ÝÃD¡A¦P®É±NÃöÁä¸ô®|©M¼Ò²Õ¤À²Õ¨Ã³q
¹L³s±µ¤ÀªR©M§Q¥Î²v±±¨î¨Ó´£°ª¥¬³q²v¡C
ChipScope Pro½Õ¸Õ©MÅçÃÒ ¡VChipScope? Pro¤ÀªR¤u¨ã¤ä«ù¹ïFPGA³]p¶i¦æ¤ù¤W§Y®ÉÅçÃÒ©M½Õ¸Õ¡A¾¹¥ó¦¹®É¤´µM»P¾ãÓ¨t²Î¤¬
°Ê¡C»P¶Ç²Î½Õ¸Õ¤èªk¬Û¤ñ¡A¥i¥H¨ÏÅçÃÒ¶g´ÁÁYµu50%¡CChipScope ProÁÙ¥i¥Hª½±µ»PAgilentÅÞ¿è¤ÀªR»ö°t¦X¨Ï¥Î¡A¹ê²{§ó²`ªº
FPGA«H¸¹¤ÀªR¡C
ISE Simulator -ISE Simulator´£¨Ñ¤F»PISEÀô¹Ò¶°¦¨ªº§¹¾ãªº¥þ¥\¯àHDL¥é¯u¤u¨ã¡CISE Simulator¦³¨âÓª©¥»¡CISE Simulator
LiteÀH©Ò¦³ª©¥»ISE§K¶O´£¨Ñ¡A¬°HDL·½¥N½X¤£¶W¹L1¸U¦æªºCPLD©M§C±K«×FPGA³]p´£¨Ñ¤F¤@Ó²z·Qªº¸Ñ¨M¤è®×¡CISE Simulator
§¹¥þª©¤ä´©©Ò¦³³]p±K«×¡A¥i°µ¬°ISE Foudationªº§C¦¨¥»ªþ¥[¼Ò²Õ´£¨Ñ¡C
ModelSim Xilinx Edition III ¡VModelSim XE III¬O§¹¾ãªºPCµwÅé´yz»y¨¥¡]HDL¡^¥é¯u©M½Õ¸ÕÀô¹Ò¡A¤ä«ù³]p¤Hû§¹¦¨HDL·½
¥N½X¡B¥\²v¥H¤Î®É§Ç¼Ò«¬ªºÅçÃÒ¡CMXE III ´£¨Ñ¤F 100%©M VHDL©MVerilog»y¨¥Âл\¡A´£¨Ñ¤F·½¥N½X¹î¬Ý¾¹/½s¿è¾¹¡Bªi§Î¹î¬Ý
¾¹¡B³]pµ²ºc¬yÄý¾¹¡B¦Cªíµøµ¡¥H¤Î¨ä¥L¥\¯à¨Ó´£°ª¥Í²£¤O¡C
-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=